Picture 1 of 1
Picture 1 of 1
Modeling Microprocessor Performance by Kenneth Rose (English) Paperback Book
US $123.68
ApproximatelyPHP 6,881.82
Condition:
Brand New
A new, unread, unused book in perfect condition with no missing or damaged pages.
3 available
Postage:
Free Economy Shipping.
Located in: Fairfield, Ohio, United States
Delivery:
Estimated between Mon, 7 Oct and Sat, 12 Oct to 43230
Returns:
30 days return. Buyer pays for return shipping.
Coverage:
Read item description or contact seller for details. See all detailsSee all details on coverage
(Not eligible for eBay purchase protection programmes)
Shop with confidence
Seller assumes all responsibility for this listing.
eBay item number:364695740177
Item specifics
- Condition
- Brand New: A new, unread, unused book in perfect condition with no missing or damaged pages. See all condition definitionsopens in a new window or tab
- ISBN-13
- 9781461375432
- Book Title
- Modeling Microprocessor Performance
- ISBN
- 9781461375432
- Subject Area
- Computers, Technology & Engineering
- Publication Name
- Modeling Microprocessor Performance
- Publisher
- Springer
- Item Length
- 9.3 in
- Subject
- Systems Architecture / General, Microprocessors, General, Electronics / Circuits / General, Electrical
- Publication Year
- 2012
- Type
- Textbook
- Format
- Trade Paperback
- Language
- English
- Item Height
- 0.2 in
- Item Weight
- 11.9 Oz
- Item Width
- 6.1 in
- Number of Pages
- Xvii, 195 Pages
About this product
Product Identifiers
Publisher
Springer
ISBN-10
1461375436
ISBN-13
9781461375432
eBay Product ID (ePID)
160164318
Product Key Features
Number of Pages
Xvii, 195 Pages
Publication Name
Modeling Microprocessor Performance
Language
English
Publication Year
2012
Subject
Systems Architecture / General, Microprocessors, General, Electronics / Circuits / General, Electrical
Type
Textbook
Subject Area
Computers, Technology & Engineering
Format
Trade Paperback
Dimensions
Item Height
0.2 in
Item Weight
11.9 Oz
Item Length
9.3 in
Item Width
6.1 in
Additional Product Features
Intended Audience
Scholarly & Professional
Dewey Edition
21
Number of Volumes
1 vol.
Illustrated
Yes
Dewey Decimal
004.16/028/7
Table Of Content
1. Introduction.- 1.1. Early CPU Performance Estimators.- 1.2. Current Ongoing Work.- 1.3. RIPE: Rensselaer Interconnect Performance Estimator.- 1.4. National Technology Roadmap For Semiconductors.- 1.5. Summary.- References.- 2. System Level Representation.- 2.1. System Performance Metrics.- 2.2. Microprocessor System Organization.- 2.3. Summary.- References.- 3. Interconnect Parameters.- 3.1. Interconnect Resistance.- 3.2. Interconnect Capacitance.- 3.3. Inductance.- 3.4. Electromigration.- 3.5. Yield.- 3.6. Summary.- References.- 4. Transistor Count and Area Models.- 4.1. Memory Structures.- 4.2. I/O Structures.- 4.3. CPU Logic.- 4.4. Summary.- References.- 5. System Wireability.- 5.1. Wireability Issue.- 5.2. Wiring Methodology.- 5.3. Wiring Distribution Model.- 5.4. Wiring Capacity.- 5.5. Wiring Demand.- 5.6. Total Wiring Demand.- 5.7. Summary.- References.- 6. Device Parameters.- 6.1. Transistor Output Resistance.- 6.2. Effective Logic Gate Output Resistance.- 6.3. Device Capacitance.- 6.4. Logic Gate Capacitance.- 6.5. Summary.- References.- 7. Cycle Time Estimation Model.- 7.1. Critical Path.- 7.2. Propagation Delay Model.- 7.3. Crosstalk.- 7.4. Summary.- References.- 8. System Power Dissipation.- 8.1. Power Dissipation Sources.- 8.2. Power Estimation Methods.- 8.3. Power Estimation.- 8.4. Off-Chip Driver Power Dissipation.- 8.5. Random Logic Power Dissipation.- 8.6. Clock Distribution Power Dissipation.- 8.7. Interconnect Power Dissipation.- 8.8. Memory Power Dissipation.- 8.9. Switching Activity and Activity Factors.- 8.10. Summary.- References.- 9. Microprocessor Performance Evaluation.- 9.1. RIPE Model Benchmarking.- 9.2. 1994 NTRS Performance Predictions.- 9.3. 1994 NTRS Power Dissipation Predictions.- 9.4. 1994 Roadmap and Technology Status.- 9.5. Wiring Capacity and Die Size.- 9.6. Future Work Directions.- 9.7. Book Summary.- References.
Synopsis
Modeling Microprocessor Performance focuses on the development of a design and evaluation tool, named RIPE (Rensselaer Interconnect Performance Estimator). This tool analyzes the impact on wireability, clock frequency, power dissipation, and the reliability of single chip CMOS microprocessors as a function of interconnect, device, circuit, design and architectural parameters. It can accurately predict the overall performance of existing microprocessor systems. For the three major microprocessor architectures, DEC, PowerPC and Intel, the results have shown agreement within 10% on key parameters. The models cover a broad range of issues that relate to the implementation and performance of single chip CMOS microprocessors. The book contains a detailed discussion of the various models and the underlying assumptions based on actual design practices. As such, RIPE and its models provide an insightful tool into single chip microprocessor design and its performance aspects. At the same time, it provides design and process engineers with the capability to model, evaluate, compare and optimize single chip microprocessor systems using advanced technology and design techniques at an early design stage without costly and time consuming implementation. RIPE and its models demonstrate the factors which must be considered when estimating tradeoffs in device and interconnect technology and architecture design on microprocessor performance.
LC Classification Number
TK7867-7867.5
Item description from the seller
Seller feedback (1,032,669)
- l***h (1781)- Feedback left by buyer.Past monthVerified purchasegreat
- e***i (640)- Feedback left by buyer.Past monthVerified purchaseOutstanding book, great price, thanks
- o***o (1026)- Feedback left by buyer.Past monthVerified purchaseThank you.